Part Number Hot Search : 
JE3055 RD0620T3 XF07561C P4KE68A IRLML BF721 54K9FKR3 ASI1010
Product Description
Full Text Search
 

To Download AD5412 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  single channel, 12 -/16- bit, serial input, current source an d voltage output dacs, hart connectivity data sheet AD5412 / ad5422 rev. i document feedback information furnished by analog devices is believed to be accurate and reliable. however, no responsibi lity is assumed by analog devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. specifications subject to change without notice. no license is granted by implication or otherwise under any patent or patent rights of analog devices. trademarks and registered trademarks are the property of their respective owners. one technology way, p.o. box 9106, norwood, ma 02062 - 9106, u.s.a. tel: 781.329.4700 ? 2009C 2013 a nalog devices, inc. all rights reserved. technical support www.analog.com features 12- /16 - bit resolution and monotonicity current output ranges: 4 ma to 20 ma, 0 ma to 20 ma, 0 ma to 24 ma 0. 0 1 % fsr typ ical total unadjusted error ( tue) 3 ppm/c output drift voltage o utput ranges : 0 v to 5 v, 0 v to 10 v, 5 v, 10 v 10% ove r range 0. 01 % fsr typical total unadjusted error (tue) 2 pp m/c output d rift flex ible serial digital interfa ce on - chip output fault detec tion on - chip reference : 10 ppm/ c max imum optional regulated dv cc output asynchronous clear function power supply ra nge av dd : 10.8 v to 40 v av ss : ? 26.4 v to ? 3 v/0 v output loop compliance : av dd C 2.5 v temperature range : ? 40c to +85c tssop and lfcsp packages applications process control actuator control plc hart network connectivity (lfcsp package only) general de scription the AD5412 / ad5422 are low - cost, precision, fully integrated 12- /16 - bit digital - to - analog converter s (dac) offering a pro - grammable current source and programmable voltage output designed to meet the requirements of industrial process control applications. the output current range is programmable at 4 ma to 20 ma, 0 ma to 20 ma , or an overrange function of 0 ma to 24 ma. the lfcsp version of this product has a cap2 pin so that the hart signals can be coupled onto the current output of the AD5412 / ad5422 . voltage output is provided from a separate pin that can be configured to provide 0 v to 5 v, 0 v to 10 v, 5 v , or 10 v output ranges; an over range of 10% is available on all ranges. an alog outputs are short and open - circuit protected and can drive capacitive loads of 1 f. the device operate s with a n av dd power supply ran ge from 10.8 v to 40 v. output loop compliance is 0 v to av dd ? 2.5 v. the flexible serial interface is spi - and microwire ? - compatible and can be operated in 3 - wire mode to minimize the digital isolation required in isolated applications. the device also includes a power - on - reset function , ensuring that the device powers up in a known state . the part also includes a n asynchronous clear pin (clear) that s ets the outputs to zero - scale/mid scale voltage output or the low end of the selected current range. the total output error is typically 0. 0 1% in current mode and 0.01 % in voltage mode. table 1 . pin - compatible devices part number description ad5410 single channel, 12 - bit, serial input current source dac ad5420 single channel , 16- bit , serial input current source dac comp anion products hart modem: ad5700 , ad5700 - 1
AD5412/ad5422 data sheet rev. i | page 2 of 44 table of contents fe atures .............................................................................................. 1 applications ....................................................................................... 1 general description ......................................................................... 1 companion products ....................................................................... 1 revision history ............................................................................... 3 functional block diagram .............................................................. 4 specifications ..................................................................................... 5 ac performance characteristics ................................................ 8 timing characteristics ................................................................ 9 abso lute maximum ratings .......................................................... 11 esd caution ................................................................................ 11 pin configurations and function descriptions ......................... 12 typical performance characteristics ........................................... 14 general ......................................................................................... 14 voltage output ............................................................................ 16 current output ........................................................................... 21 terminology .................................................................................... 25 theory of operation ...................................................................... 27 architecture ................................................................................. 27 serial interface ............................................................................ 28 power - on state ........................................................................... 29 data register ............................................................................... 31 control register .......................................................................... 31 reset register .............................................................................. 32 status register ............................................................................. 32 AD5412/ad5422 features ............................................................ 33 fault alert .................................................................................... 33 volt age output short circuit protection ................................ 33 voltage output overrange ........................................................ 33 voltage output force - sense ..................................................... 33 asynchronous clear (clear) ................................................. 33 internal reference ...................................................................... 33 external current setting resistor ............................................ 33 digital power supply .................................................................. 34 external boost function ........................................................... 34 external compensati on capacitor ........................................... 34 hart communication ............................................................. 34 digital slew rate control .......................................................... 34 i out filtering capacitors (lfcsp package) ............................. 35 applications information .............................................................. 37 voltage and current output ranges on the same termin al 37 driving inductive loads ............................................................ 37 transient voltage protection .................................................... 37 galvanically isolated interface ................................................. 37 microprocessor interfacing ....................................................... 37 layout guidelines ....................................................................... 38 thermal and supply considerations ....................................... 38 industrial analog output module ........................................... 39 industrial hart capable analog ou tput application ........ 39 outline dimensions ....................................................................... 41 ordering guide .......................................................................... 42
data sheet AD5412/ad5422 rev. i | page 3 of 44 revision history 10/13 rev. h to rev. i added figure 34 and figure 35 ; renumbered sequentially ...... 18 changes to figure 7 8 ...................................................................... 37 changes to industrial analog output module section ............. 39 changes to industrial hart capable analog output application section ......................................................................... 39 6/13 rev. g to rev. h change to refout p in, table 6 .................................................. 12 changes to voltage and current output ranges on the same terminal section and figure 7 5 .................................................... 36 3/13 rev. f to rev. g changed tssop_ep ja from 42 c/w to 35 c/w, changed lfcsp ja from 28 c/w to 33 c/w, and added endnote 2 ..... 11 added figure 67 .............................................................................. 30 changes to rext description; table 1 5 ...................................... 3 1 changes to table 21 ........................................................................ 3 3 changes to thermal and supply considerations section ......... 3 8 changes to tabl e 25 ........................................................................ 3 9 7/1 2 rev. e to rev. f updated outline dimensions ........................................................ 40 changes to ordering guide ........................................................... 40 5/12 rev. d to rev. e reorganized layout ........................................................... universal changes to product title .................................................................. 1 changes to features section, applications section, and general description section; added companion products section ............. 1 changes to figure 1 ........................................................................... 3 change to offset error temperature coefficient ( tc ) parameter, table 1 ............................................................................. 4 changes to table 6 .......................................................................... 12 changes to p ower - on s tate section ............................................. 29 added hart c ommunication section and figure 68, renumbered sequentially .............................................................. 33 added v o ltage and c urrent o utput r anges on the s ame t erminal section and figure 74 .................................................... 36 added i ndustrial hart c apable a nalog o utput a pplication section .............................................................................................. 38 added figure 79 .............................................................................. 39 11/11 rev. c to rev. d changes to table 15 ........................................................................ 29 3/10 rev . b to rev. c changes to avss to gnd p arameter in table 5 ......................... 10 2/10 rev . a to rev. b changes to thermal and supply considerations section and table 25 ............................................................................................. 36 8 /09 rev . 0 to rev. a changes to table 2 ............................................................................ 4 chan ges to table 3 ............................................................................ 7 changes to introd uction to table 4 ................................................ 8 changes to introduction to table 5 and t o tabl e 5 .................... 10 changes to pin configurations and function descriptions section, added figure 6, renumbered subsequent figures ..... 11 changes to theory of operation section .................................... 26 changes to architecture section ................................................... 26 changes to AD5412/ad5422 features section .......................... 31 added i out filtering capacitors (lfcsp package)section, including figure 69 to figure 72 and table 24 ............................ 33 changes to thermal and supply considerations section ......... 36 updated outline dimension s ........................................................ 38 changes to ordering guide ........................................................... 39 5 /09 revision 0: initial version
AD5412/ad5422 data sheet rev. i | page 4 of 44 functi onal block diagram input shift register and contro l logic power-on reset vref AD5412/ad5422 12 - /16-bit dac 12/16 la tch sclk sdin sdo refout refin range scaling gnd c com p ?v sense v out +v sense r set r set i out boost f au l t clear clear select dv cc select dv cc a v ss *cap1 *pins on l y on lfcs p option. *cap2 a v dd r2 06996-001 r3 4.5v ldo figure 1 .
data sheet AD5412/ad5422 rev. i | page 5 of 44 specifications av dd = 10.8 v to 26.4 v, av ss = ? 26.4 v to ? 3 v/0 v, av dd + |av ss | < 52.8 v, gnd = 0 v, refin = 5 v external; dv cc = 2.7 v to 5.5 v. v out : r load = 1 k?, c l = 200 pf, i out : r load = 350 ; all specifications t min to t max , unless otherwise noted. table 2. parameter 1 min typ max unit test conditions/comments voltage output output voltage ranges 0 5 v 0 10 v ? 5 + 5 v ? 10 + 10 v accuracy outp ut unloaded resolution 16 bits ad5422 12 bits AD5412 total unadjusted error (tue) b version ? 0.1 + 0.1 % fsr ? 0.05 0.01 +0.05 % fsr t a = 25c a version ? 0.3 + 0.3 % fsr ? 0.1 0.05 +0.1 % fsr t a = 25c relative accuracy (inl) 2 ? 0.008 + 0.008 % fsr ad5422 ? 0.032 + 0.032 % fsr AD5412 differential nonlinearity (dnl) ? 1 + 1 lsb guaranteed monotonic bipolar zero error ? 6 +6 mv bipolar output range ? 1. 5 0.2 + 1. 5 mv t a = 25c , b ipolar output range bipolar zero error temp erature coefficient ( tc ) 3 3 ppm fsr/c bipolar output range zero - scale error ? 5 +5 mv ? 3.5 0.3 + 3.5 mv t a = 25c zero - scale error temperature coefficient (tc) 3 2 ppm fsr/c offset error ? 4 +4 mv unipolar output range ? 1.5 0.2 + 1.5 mv t a = 25c , unipolar output range offset error temperature coefficient ( tc ) 3 2 ppm fsr/c unipolar out p ut range gain error ? 0.07 +0.07 % fsr ? 0.05 0.004 + 0.05 % fsr t a = 25c gai n error temperature coefficient ( tc ) 3 1 ppm fsr/c full - scale error ? 0.07 +0.07 % fsr ? 0.05 0.001 + 0.05 % fsr t a = 25c full - scale error temperature coefficient ( tc ) 3 1 ppm f sr/c output characteristics 3 headroom 0.5 0.8 v output unloaded output voltage drift vs. time 90 ppm fsr drift after 1000 hours, t a = 1 25c short - circuit current 20 ma load 1 k? capacitive load sta bility t a = 25c r load = 20 nf r load = 1 k? 5 nf r load = 1 f external compensa tion capacitor of 4 nf connected dc output impedance 0.3 ? power - on time 10 s
AD5412/ad5422 data sheet rev. i | page 6 of 44 parameter 1 min typ max unit test conditions/comments dc psrr 90 130 v/v 3 12 v/v output unloaded current outpu t output current ranges 0 24 ma 0 20 ma 4 20 ma accuracy (inte rnal r set ) resolution 16 bits ad5422 12 bits AD5412 total unadjusted error (tue) b version ? 0.3 + 0.3 % fsr ? 0.13 0.08 +0.13 % fsr t a = 25c a version ? 0.5 + 0.5 % fsr ? 0.3 0.15 +0.3 % fsr t a = 25c relative accuracy (inl) 4 ? 0.024 + 0.024 % fsr ad5422 ? 0.032 + 0.032 % fsr AD5412 differential nonlinearity (dnl) ? 1 + 1 lsb guaranteed monotonic offset error ? 0.27 + 0.27 % fsr ? 0.12 0.08 +0.12 % fsr t a = 25c offset error temperature coefficient ( t c ) 3 16 ppm fsr/c gain error ? 0.18 + 0.18 % fsr ad5422 ? 0.03 0.006 +0.03 % fsr a d5422 , t a = 25c ? 0.22 +0. 22 % fsr AD5412 ? 0.06 0.006 +0.06 % fsr AD5412 , t a = 25c gain temperature coefficient (tc ) 3 10 ppm fsr/c full - scale error ? 0.2 + 0.2 % fsr ? 0.1 0.08 +0.1 % fsr t a = 25c full - scale temperature coefficient ( tc ) 3 6 ppm fsr/c accuracy (external r set ) re solution 16 bits ad5422 12 bits AD5412 total unadjusted error (tue) b version ? 0.15 + 0.15 % fsr ? 0.06 0.01 +0.06 % fsr t a = 25c a version ? 0.3 +0.3 % fsr ? 0.1 0.02 +0.1 % fsr t a = 25c relative accuracy (inl) 4 ? 0.012 +0.0 12 % fsr ad5422 ? 0.032 + 0.032 % fsr AD5412 differential nonlinearity (dnl) ?1 +1 lsb guaranteed monotonic offset error ? 0.1 +0. 1 % fsr ? 0.03 0.006 +0.03 t a = 25c offset error temperature coefficient ( tc ) 3 3 ppm fsr/c gain error ? 0.08 + 0.08 % fsr ? 0.05 0.003 +0.05 % fsr t a = 25c gain temperature coefficient (tc) 3 4 ppm fsr/c full - scale error ? 0.15 + 0.15 % fsr ? 0.06 0.01 +0.06 % fsr t a = 25c full - scale temperature coefficient (tc) 3 7 ppm fsr/c
data sheet AD5412/ad5422 rev. i | page 7 of 44 parameter 1 min typ max unit test conditions/comments output characteristics 3 current loop compliance voltage 0 av dd ? 2.5 v output current dri ft vs. time drift after 1000 hours, t a = 125c 50 ppm fsr internal r set 20 ppm fsr external r set resistive load 1200 ? inductive load 50 m h t a = 25 c dc psrr 1 a/v output impedance 50 m? outp ut current leakage w hen output i s disabled 60 p a reference input/output reference input 3 reference input voltage 4.95 5 5.05 v for specified performance dc input impedance 27 40 k? reference output output voltage 4.995 5 5.005 t a = 25c reference temperature coefficient ( tc ) 3 , 5 1.8 10 ppm/c output noise (0.1 hz to 10 hz) 3 10 v p -p noise spectral density 3 100 nv /hz at 10 khz output voltage drift vs. time 3 50 ppm drift after 1000 hours, t a = 125c capacitive load 3 600 nf load current 3 5 ma short - circ uit current 3 7 ma load regulation 3 95 ppm/ma digital inputs 3 jedec compliant input high voltage, v ih 2 v input low voltage, v il 0.8 v input current ?1 +1 a per pin pin capacitance 10 pf per pin digital outputs 3 sdo output low voltage, v ol 0.4 v sinking 200 a output high voltage, v oh dv cc ? 0.5 v sourcing 200 a high impedance leakage curren t ?1 +1 a high impedance output capacitance 5 pf fault output low voltage, v ol 0.4 v 10 k ? pull - up resistor to dv cc output low voltage, v ol 0.6 v at 2.5 ma output high voltage, v oh 3.6 v 10 k ? pull - up resistor to dv cc power requirements av dd 10.8 40 v av ss ?26.4 0 v |av ss | + av dd 10.8 52.8 v dv cc input voltage 2.7 5.5 v internal supply disabled output voltage 4.5 v dv cc , which can be overdriven up to 5.5 v output load current 3 5 ma short - circuit current 3 20 ma
AD5412/ad5422 data sheet rev. i | page 8 of 44 parameter 1 min typ max unit test conditions/comments ai dd output s unloaded 2.5 3 ma outputs disabled 3.4 4 ma current output enabled 3.9 4.4 ma voltage output enabled a i ss output s unloaded 0.24 0.3 ma outputs disabled 0.5 0.6 ma current output enabled 1.1 1.4 ma voltage output enabled di cc 1 ma v ih = dv cc , v il = gnd power dissipation 128 mw av dd = 40 v, av ss = 0 v, outputs unloaded 120 mw av dd = + 24 v, av ss = ?24 v, outputs unloaded 1 temperature range: ?40c to +85c; typical at +25c. 2 when the AD5412 / ad5422 is powered with av ss = 0 v, inl for the 0 v t o 5 v and 0 v to 10 v ranges is measured beginning from code 256 for the ad5422 and code 16 for the AD5412 . 3 guaranteed by design and characterization; not production tested. 4 for 0 ma to 20 ma and 0 ma to 24 ma ranges, inl is measured beginning from code 256 for the ad5422 and code 16 for the AD5412 . 5 the on - chip reference is production trimmed and tested at 25c and 85c. it is characterized from ?40c to +85c. ac performance chara cteristics av dd = 10.8 v to 26.4 v, av ss = ? 26.4 v to ? 3 v/0 v, av dd + |av ss | < 52.8 v, gnd = 0 v, refin = +5 v external; dv cc = 2.7 v to 5.5 v. v out : r load = 1 k?, c l = 200 pf, i out : r load = 350 ; all spec ifications t min to t max , unless otherwise noted. table 3. parameter 1 min typ max unit test conditions/comments dynamic performance v oltage output output voltage settling time 25 s 10 v step to 0.03 % fsr 32 s 20 v step to 0.03 % fsr 18 s 5 v step to 0.03 % fsr 8 s 512 lsb step to 0.03 % fsr (16 - bit lsb) slew rate 0.8 v/s power - on glitch energy 10 nv - sec digital - to - analog glitch energy 10 nv - sec glitch impulse peak amplitude 20 mv digital feedthrough 1 nv - sec output noise (0.1 hz to 10 hz bandwidth) 0.1 lsb p -p 16- bit lsb output noise (100 khz bandwidth) 200 v rms 1/f corner frequency 1 khz output noise spectral density 150 nv/hz measured at 10 khz , mid scale output, 10 v r ange ac psrr ?75 db 200 mv 50 hz/60 hz sine wave superimposed on power supply voltage current output output current settling time 10 s 16 ma step t o 0.1% fsr 40 s 16 ma step t o 0.1% fsr , l = 1 mh ac psrr ? 75 db 200 mv 50 hz/60 hz sine wave superimposed on power supply voltage 1 guaranteed by characterization, not production tested.
data sheet AD5412/ad5422 rev. i | page 9 of 44 timing characteristi cs av dd = 10.8 v to 26.4 v, av ss = ? 26.4 v to ? 3 v/0 v, av dd + |av ss | < 52.8 v, gnd = 0 v, refin = +5 v external; dv cc = 2.7 v to 5.5 v. v out : r load = 1 k?, c l = 200 pf, i o ut : r load = 300 ; all specifications t min to t max , unless otherwise noted. table 4. parameter 1 , 2 , 3 limit at t min , t max unit description write mode t 1 33 ns min sclk cycle time t 2 13 ns min sclk low time t 3 13 ns min sclk high time t 4 13 ns min latch delay time t 5 40 ns min latch high time t 5 5 s min latch high time ( a fter a write to the control register) t 6 5 ns min data setup time t 7 5 ns min data hold time t 8 40 ns min latch low time t 9 20 ns min clear pulse width t 10 5 s max clear activation time readback mode t 11 90 ns min sclk cycle time t 12 40 ns min sclk low time t 13 40 ns min sclk high time t 14 13 ns min latch delay time t 15 40 ns min latch high time t 16 5 ns min data setup time t 17 5 ns min data hold time t 18 40 ns min latch low time t 19 35 ns max serial output delay time (c l sdo 4 = 15 pf) t 20 35 ns max latch rising edge to sdo tri state (c l sdo 4 = 15 pf) daisy - chain mode t 21 90 ns min sclk cycle time t 22 40 ns min sclk low time t 23 40 ns min sclk high time t 24 13 ns min latch delay time t 25 40 ns min latch high time t 26 5 ns min data setup time t 27 5 ns min data hold time t 28 40 ns min latch low time t 29 35 ns max serial output delay time (c l sdo 4 = 15 pf) 1 guaranteed by characteri zation; not production tested. 2 all input signals are specified with t r = t f = 5 ns (10% to 90% of dv cc ) and timed from a voltage level of 1.2 v. 3 see figure 2 , figure 3 , and fig ure 4 . 4 c l sdo = capacitive load on sdo output.
AD5412/ad5422 data sheet rev. i | page 10 of 44 db23 sclk latch sdin 24 2 1 db0 t 2 t 3 t 1 t 4 t 8 t 7 t 6 t 9 t 10 t 5 clear i out /v out 06996-002 figure 2 . write mode timing diagram db23 sclk latch sdin 2 4 2 1 db0 sdo db23 se l e c t e d r e gi s t er da t a c l o ck e d o u t n o p c o nd i t io n undefined data input word specifies register to be read 1 2 2 4 db0 db 1 5 db0 x x x x 8 9 2 3 2 2 first 8 bits are don?t care bits t 2 0 t 19 t 17 t 12 t 13 t 14 t 11 t 15 t 16 t 18 06996-003 figure 3 . readback mode timing diagram db23 db23 sclk sdin 24 2 1 db0 db0 db0 sdo db23 input word for dac n input word for dac n ? 1 undefined input word for dac n 25 48 26 latch db23 db0 t 20 t 28 t 27 t 26 t 29 t 22 t 23 t 21 t 24 t 25 06996-004 figure 4 . daisy - chain mode timing diagram
data sheet AD5412/ad5422 rev. i | page 11 of 44 absolute maximum rat ings t a = 25 c, unless otherwise noted. transient currents of up to 8 0 ma do not cause scr latch - up. table 5. parameter rating av dd to gnd ? 0.3 v to + 48 v av ss to gnd +0.3 v to ?2 8 v av dd to av ss ? 0.3 v to + 60 v dv cc to gnd ? 0.3 v to +7 v digital inputs to gnd ? 0.3 v to dv cc + 0.3 v or 7 v (whichever is less) digital outputs to gnd ? 0.3 v to dv cc + 0.3 v or 7 v (whichever is less) refin /refout to gnd ? 0.3 v to +7 v v out to gnd av ss to av dd i out to gnd ? 0.3 v to av dd operating temperature range (t a ) industrial 1 ? 40c to +85c storage temperature range ? 65c to +150c junction temperature (t j max) 125c 24- lead tssop _ep package ja thermal impedance 2 35 c/w 40 - lead lfcsp package ja thermal impedance 2 33 c/w power dissipation (t j max C t a )/ ja lead temperature jedec industry standard soldering j - std -020 esd (human body model) 2 kv 1 power dissipated on chip must be de rate d to keep the junction temperature below 125c , assuming that the maximum power dissipation condition is sourcing 24 ma into gnd from i out with a 4 ma on - chip current. 2 thermal impedance simulated values are based on jedec 2s2p thermal test board with the rmal vias. see jedec jesd51. stresses above those listed under absolute maximum ratings may cause permanent damage to the device. this is a stress rating only; functional operation of the device at these or any other conditions above those indicated in t he operational section of this specification is not implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability. esd caution
AD5412/ad5422 data sheet rev. i | page 12 of 44 pin configuration s and function descrip tions 1 2 3 4 5 6 7 8 9 10 12 1 1 dv cc f au l t gnd l a tch clear clear select a v ss sclk sdin gnd gnd sdo 20 21 22 23 24 19 18 17 16 15 14 13 ?v sense +v sense v out nc notes 1. nc = no connect 2. the p addle can be connected t o 0v if the output vo lt age range is unipolar. the p addle can be left electrical l y unconnected provided th a t a supp l y connection is made a t the a v ss pin. it is recommended th a t the p addle be thermal l y connected t o a copper plane for enhanced therma l performance. i out boost c com p dv cc select r set refout refin a v dd AD5412/ ad5422 t o p view (not to scale) 06996-005 notes 1. nc = no connec t . 2. the exposed p addle can be connected t o 0v if the output vo lt age range is unipolar. the exposed p addle can be left electrical l y unconnected provided th a t a supp l y connection is made a t the a v ss pin. it is recommended th a t the p addle be thermal l y connected t o a copper plane for enhanced therma l performance. pin 1 indic a t or 1 nc 2 f au l t 3 gnd 4 clear select 5 clear 6 l a tch 7 sclk 8 sdin 9 sdo 10 nc 23 dv cc select 24 c com p 25 nc 26 i out 27 boost 28 cap1 29 cap2 30 nc 22 nc 21 nc 1 1 nc 12 gnd 13 gnd 15 gnd 17 refout 16 r set 18 refin 19 nc 20 nc 14 a v ss 33 +v sense 34 ?v sense 35 nc 36 a v dd 37 a v ss 38 nc 39 dv cc 40 nc 32 v out 31 nc t op view (not to scale) AD5412/ad5422 06996-006 figure 5 . tssop pin configuration figure 6 . lfcsp pin configuration table 6 . pin function descriptions pin no. mnemonic description tssop lfcsp 1 14, 37 av ss negative analog supply pin. voltage ranges fr om C 3 v to C 24 v. this pin can be connected to 0 v if the output voltage range is unipolar. 2 39 dv cc digital supply pin. voltage ranges from 2.7 v to 5.5 v. this pin can also be configured as a 4.5 v ldo output by leaving the dv cc select pin floating. 3 2 fault fault a lert. this pin is asserted low when an open circuit is dete cted in current mode or an over te mperature is detected. open drain output must be connected to a pull - up resistor. 4, 12 3, 15 gnd these pins must be connected to 0 v. 18 1, 10, 11, 19, 2 0, 21, 22, 25, 30, 31, 35, 38, 40 nc no connection. do not connect to these pin s . 5 4 clear select selects the voltage output clear value, either zero - scale or midscale code (s ee table 21). 6 5 clear ac tive high input. asserting this pin set s the current output to the bottom of the selecte d range or set s the voltage output to the user selected value (zero - scale or midscale). 7 6 latch positive e dge s ensitive l atch. a rising latch edge parallel load s the input shift register data into the dac register, also updating the output. 8 7 sclk serial clock input. data is clocked into the shift register on the rising edge of sclk. this operates at clock speeds of up to 30 mhz. 9 8 sdin serial data input. data m ust be valid on the rising edge of sclk. 10 9 sdo serial data output. used to clock data from the serial register in daisy - chain or readback mode. data is valid on the rising edge of sclk (s ee figure 3 and figure 4) . 11 12, 13 gnd ground r eference p in. 13 16 r set an external, precision, low drift 15 k ? cu rrent setting resistor can be connected to this pin to improve the i out temperature drift performance. see the AD5412 / ad5422 features section. 14 17 refout internal reference voltage output. refout = 5 v 5 mv. 15 18 refin external reference voltage input. reference input range is 4 v to 5 v. refin = 5 v for a specified performance.
data sheet AD5412/ad5422 rev. i | page 13 of 44 pin no. mnemonic description tssop lfcsp 16 23 dv cc select when connected to gnd, this pin disables the internal supply, and an external supply must be connected to the dv cc pin. leave this pin unconnected to enable the internal supply. see the AD5412/ ad5422 features section. 17 24 c comp optional compensation capacitor connectio n for the voltage output buffer. connecting a 4 nf capacitor between this pin and the v out pin allows the voltage output to drive up to 1 f. it should be noted that the addition of this capacitor reduces the bandwidth of the output amplifier, increasing the settling time. 19 26 i out current output pin. 20 27 boost optional external transistor connection. connecting an external transistor reduces the power dissipated in the AD5412 / ad5422 . see the AD5412/ ad5422 features section. n/a 28, 29 cap1, cap2 connection for optional output filtering capacitor. see the AD5412/ ad5422 features section. 21 32 v out buffered analog output voltage. the output amplifier is capable of directly driving a 1 k, 2000 pf load. 22 33 +v sense sense connection for the positive voltage output load connection. 23 34 ?v sense sense connection for the negative voltage output load connection. 24 36 av dd positive analog supply pin. voltage ranges from 10.8 v to 60 v. 25 (epad) 41 (epad) exposed paddle negative analog supply pin. voltage ranges from C3 v to C24 v. this paddle can be connected to 0 v if the output voltage range is unipolar. the paddle can be left electrically unconnected provided that a supply connection is made at the av ss pin. it is recommended that the paddle be thermally connected to a copper plane for enhanced thermal performance.
AD5412/ad5422 data sheet rev. i | page 14 of 44 typical performance characteristics general 0 100 200 300 400 500 600 700 800 900 0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 d i cc ( a ) logic voltage (v) dv cc = 5v t a = 25c dv cc = 3v 06996-022 figure 7 . di cc vs. logic input voltage ?2 ?1 0 1 2 3 4 5 10 12 14 16 18 20 22 24 26 28 ai dd /ai ss (ma) av dd /|av ss | (v) ai dd ai ss t a = 25c v out = 0v output unloaded 06996-108 figure 8 . ai dd /ai ss vs . av dd / | av ss | 0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 10 15 20 25 30 35 40 a i dd ( m a ) av dd (v) t a = 25c i out = 0ma 06996-023 figure 9 . ai dd vs . av dd 0 1 2 3 4 5 6 7 8 9 ?21 ?19 ?17 ?15 ?13 ?11 ?9 ?7 ?5 ?3 ?1 1 d v c c ou t pu t v o l t age (v) load current (ma) t a = 25c 06996-024 figure 10 . dv cc output voltage vs . load current ch1 2.00v ch3 5.00v m200s ch3 2.1v 1 3 av dd reference output 06996-025 figure 11 . refout turn - o n transient ch1 2v m2.00s line 1.8v 1 06996-026 figure 12 . refout output noise (0.1 hz to 10 hz bandwidth)
data sheet AD5412/ad5422 rev. i | page 15 of 44 ch1 20v m2.00s line 0v 1 06996-027 figure 13 . refout output noise (100 khz bandwidth) 4.997 ?40 ?20 0 20 temperature (c) 40 60 80 4.998 4.999 5.000 5.001 5.002 5.003 reference output voltage (v) 50 devices shown av dd = 24v 06996-029 figure 14 . reference voltage vs. temperature 0 5 10 15 20 25 30 35 40 45 1 0 2 3 4 5 6 7 8 9 10 p opu l at i on ( % ) temperature coefficient (ppm/c) av dd = 24v 06996-030 figure 15 . reference temperature coefficient histogram 4.9955 4.9960 4.9965 4.9970 4.9975 4.9980 4.9985 4.9990 4.9995 5.0000 5.0005 0 1 2 3 4 5 6 7 8 9 reference output voltage (v) load current (ma) t a = 25c av dd = 24v 06996-031 figure 16 . r eference voltage vs. load current
AD5412/ad5422 data sheet rev. i | page 16 of 44 voltage o utput ?0.0025 ?0.0020 ?0.0015 ?0.0010 ?0.0005 0.0005 0 0.0010 0.0015 0.0020 0.0025 0 10,000 20,000 30,000 40,000 50,000 60,000 inl error (% fsr) code 06996-117 10v range 5v range +5v range +10v range av dd = +24v av ss = ?24v t a = 25c figure 17 . integral non l inearity error vs . dac code , dual suppl y ?0.0025 ?0.0020 ?0.0015 ?0.0010 ?0.0005 0 0.0005 0.0010 0.0015 0.0020 0.0025 0 10,000 20,000 30,000 40,000 50,000 60,000 inl error (% fsr) code +5v range +10v range av dd = 24v av ss = 0v t a = 25c 06996-118 figure 18 . integral non l inearity error vs. dac code , sin gle supply ?1.0 ?0.8 ?0.6 ?0.4 ?0.2 0.2 0 0.4 0.6 0.8 1.0 0 10,000 20,000 30,000 40,000 50,000 60,000 dnl error (lsb) code 06996-119 10v range 5v range +10v range +5v range av dd = +24v av ss = ?24v t a = 25c figure 19 . differential non l inearity error vs. dac code , dual supply ?1.0 ?0.8 ?0.6 ?0.4 ?0.2 0 0.2 0.4 0.6 0.8 1.0 0 10,000 20,000 30,000 40,000 50,000 60,000 dnl error (lsb) code av dd = 24v av ss = 0v t a = 25c 06996-120 +5v range +10v range figure 20 . differential non l ine arity error vs. dac code , single supply ?0.009 ?0.007 ?0.003 ?0.005 ?0.001 0.001 0.003 0.005 0 10,000 20,000 30,000 40,000 50,000 60,000 total unadjsuted error (% fsr) code 06996-221 10v range 5v range +5v range +10v range av dd = +24v av ss = ?24v t a = 25c figure 21 . total unadjusted error vs. dac code , dual supply ?0.010 ?0.005 0 0.005 0.010 0.015 0.020 0.025 0.030 0 10,000 20,000 30,000 40,000 50,000 60,000 total unadjusted error (% fsr) code av dd = 24v av ss = 0v t a = 25c 06996-122 +5v range +10v range figure 22 . total unadjusted error vs. dac code , single supply
data sheet AD5412/ad5422 rev. i | page 17 of 44 ?0 . 0015 ?0 . 0010 ?0 . 0005 0 . 0005 0 0 . 0010 0 . 0015 ?40 ?20 0 20 40 60 80 inl error (% fsr) temperature (c) +5v range max inl +10v range max inl 5v range max inl 10v range max inl +5v range min inl +10v range min inl 5v range min inl 10v range min inl 06996-121 av dd = +24v av ss = ?24v figure 23 . integral non l inearity error vs. temperature ?1.0 ?0.8 ?0.6 ?0.4 ?0.2 0.2 0 0.4 0.6 0.8 1.0 ?40 ?20 0 20 40 60 80 dnl error (lsb) temperature (c) av dd = +24v av ss = ?24v all ranges 06996-124 figure 24 . differential non l inearity error vs. temperature ?0.015 ?0.010 ?0.005 0 0.005 0.010 0.015 ?40 ?20 0 20 40 60 80 total unadjsuted error (% fsr) temperature (c) a v dd = + 2 4 v av ss = ?24v o u t p u t un l oade d +5v range +10v range 5v range 10v range 06996-101 figure 25 . total unadjusted error vs. temperature ?0.008 ?0.006 ?0.004 ?0.002 0.002 0 0.004 0.006 0.008 0.010 0.012 ?40 ?20 0 20 40 60 80 full-scale error (% fsr) temperature (c) a v dd = + 2 4 v av ss = ?24v o u t p u t un l oade d +5v range +10v range 5v range 10v range 06996-100 figure 26 . f ull - scale error vs. temperature ?1 . 5 ?1.0 ?0 . 5 0 0 . 5 1.0 1 . 5 ?4 0 ?2 0 0 2 0 4 0 6 0 8 0 of fs e t e rror ( m v ) temperature (c) + 5 v r ang e + 10 v r ang e av dd = +2 4 v av ss = ?24v ou t pu t u nl o ad ed 06996-129 figure 27 . offset error vs. temperature ?1 . 5 ?1.0 ?0 . 5 0 0 . 5 1.0 1 . 5 ?4 0 ?2 0 0 2 0 4 0 6 0 8 0 bipolar zero e rror ( m v ) temperature (c) + 5 v r ang e + 10 v r ang e av dd = +2 4 v av ss = ?24v o u t p u t u nl o a d ed 06996-130 figure 28 . bipolar zero error vs. temperature
AD5412/ad5422 data sheet rev. i | page 18 of 44 ?0.008 ?0.006 ?0.004 ?0.002 0.002 0 0 . 004 0.006 0.008 0.010 0.012 0.014 ?40 ?20 0 20 40 60 80 gain error (% fsr) temperature (c) +5v range +10v range 5v range 10v range avdd = +24v avss = ?24v output unloaded 06996-131 figure 29 . gain error vs. temperature ?1.2 ?0.7 ?0.2 0.3 0.8 1.3 ?40 ?20 0 20 40 60 80 zero-scale error (mv) temperature (c) a v dd = + 2 4 v av ss = ?24v o u t p u t un l oade d +5v range +10v range 5v range 10v range 06996-102 figure 30 . zero - scale error vs. temperature ?0.0015 ?0.0010 ?0.0005 0 0.0005 0.0010 0.0015 10 12 14 16 18 20 22 24 26 28 inl error (% fsr) av dd /|av ss | (v) t a = 2 5c 10 v r ange 06996-231 figure 31 . integral nonlinearity error vs. av dd /|av ss | ?1.0 ?0.8 ?0.6 ?0.4 ?0.2 0.2 0 0.4 0.6 0.8 1.0 10 12 14 16 18 20 22 24 26 28 dnl error (lsb) av dd /|av ss | (v) t a = 25c 10v range 06996-232 figure 32 . differential nonlinearity error vs. av dd /|av ss | 0 0.00 0 5 0.0010 0.00 1 5 0.0020 0.00 2 5 0.0030 0.00 3 5 0.0040 0.00 4 5 0.0050 1 0 1 2 1 4 1 6 1 8 2 0 2 2 2 4 2 6 2 8 to t al u nad j us t ed e rror ( % f s r ) a v dd / | a v ss | ( v ) t a = 25c 10v range 06996-033 figure 33 . total unadjusted error vs. av dd /|av ss | 2.5 0 0.5 1.0 1.5 2.0 0 5 10 15 20 25 30 35 06996-301 headroom voltage (v) r load (k) t a = 25c 0v to 10v range figure 34 . v out headroom
data sheet AD5412/ad5422 rev. i | page 19 of 44 0 ?0.2 ?0.4 ?0.6 ?0.8 ?1.0 ?1.2 ?1.4 ?1.6 ?1.8 0 5 10 15 20 25 30 35 06996-302 footroom voltage (v) r load (k) t a = 25c 0v to 10v range figure 35 . v out footroom ?0.05 ?0.04 ?0.03 ?0.02 ?0.01 0 0.01 0.02 0.03 0.04 0.05 ?2 0 ?1 5 ?1 0 ?5 0 5 1 0 1 5 2 0 change in output voltage (v) source/sink current (ma) av dd = +1 5 v t a = 25c 10v range av ss = ? 15 v 06996-132 figure 36 . source and sink capability of output amplifier , full - s cale code loaded ?0.05 ?0.04 ?0.03 ?0.02 ?0.01 0 0.01 0.02 0.03 0.04 0.05 ?20 ?15 ?10 ?5 0 5 10 15 20 change in output voltage (v) source/sink current (ma) av dd = +15v av ss = ?15v t a = 25c 10v range 06996-035 figure 37 . source and sink capability of output amplifier , zero - scale loaded ?12 ?8 ? 4 0 4 8 12 ?10 ?5 0 5 10 15 20 25 30 output voltage (v) time (s) 10v range t a = 25c output unloaded 06996-136 av ss = ?24v av dd = +24v figur e 38 . full - scale positive step ?12 ?8 ? 4 0 4 8 12 ?10 ?5 0 5 10 15 20 25 30 output voltage (v) time (s) av ss = ?24v 10v range t a = 25c output unloaded av dd = +24v 06996-137 figure 39 . full - scale negative step ?16 ?14 ?12 ?10 ?8 ?6 ?4 ?2 0 2 4 ?1 1 3 5 7 9 11 13 15 output voltage (mv) time (s) 0x8000 to 0x7fff 0x7fff to 0x8000 av dd = +24v t a = 25c 10v range av ss = ?24v 06996-036 figure 40 . digital - to - analo g glitch
AD5412/ad5422 data sheet rev. i | page 20 of 44 06996-037 ch1 5.0v m 5.00ms line 1.8v 1 av dd = +24v av ss = ?24v t a = 25c figure 41 . peak - to - peak noise (0.1 hz to 10 hz bandwidth) 06996-038 ch1 50.0v m 5.00ms line 0v 1 av dd = +24v av ss = ?24v t a = 25c figure 42 . peak - to - peak noise (100 khz bandwidth) 0 5 10 15 20 25 30 35 0 2 4 6 8 1 0 1 2 1 4 1 6 1 8 2 0 v out (mv) t i m e (s) av dd = +1 5 v t a = 25c av ss = ? 15 v 06996-039 figure 43 . v out vs. time on power - up
data sheet AD5412/ad5422 rev. i | page 21 of 44 current output ?0.010 ?0.008 ?0.006 ?0.004 ?0.002 0 0.002 0.004 0 10,000 20,000 30,000 40,000 50,000 60,000 inl error (% fsr) code av dd = 24v av ss = ?24v/0v t a = 25c r load = 250 ? 06996-106 external r set internal r set external r set , boost transistor internal r set , boost transistor figure 44. integral nonlinearity vs. code ?1.0 ?0.8 ?0.6 ?0.2 ?0.4 0 0.2 0.4 0.6 0.8 1.0 0 10,000 20,000 30,000 40,000 50,000 60,000 dnl error (lsb) code 06996-007 av dd = 24v av ss = ?24v/0v t a = 25c r load = 250 ? external r set internal r set external r set , boost transistor internal r set , boost transistor figure 45. differential nonlinearity vs. code ?0.15 ?0.13 ?0.11 ?0.09 ?0.07 ?0.05 ?0.03 0.01 0.05 ?0.01 0.03 0 10,000 20,000 30,000 40,000 50,000 60,000 total unadjusted error (% fsr) code external r set internal r set external r set , boost transistor internal r set , boost transistor 06996-008 av dd = 24v av ss = ?24v/0v t a = 25c r load = 250 ? figure 46. total unadjusted error vs. code ?0.010 ?0.008 ?0.006 ?0.004 0 ?0.002 0.002 0.004 ?40 ?20 0 20 40 60 80 inl error (% fsr) temperature (c) 0ma to 24ma range av dd = 24v av ss = ?24v/0v 0 6996-009 figure 47. integral nonlinearity vs. temperature, internal r set ?0.003 ?0.002 ?0.001 0 0.002 0.001 0.003 ?40 ?20 0 20 40 60 80 inl error (% fsr) temperature (c) 0ma to 24ma range av dd = 24v av ss = ?24v/0v 0 6996-109 figure 48. integral nonlinearity vs. temperature, external r set ?1.0 ?0.8 ?0.6 ?0.4 0 ?0.2 0.4 0.8 0.2 0.6 1.0 ?40 ?20 0 20 40 60 80 dnl error (lsb) temperature (c) av dd = 24v av ss = ?24v/0v all ranges internal and external r set 0 6996-010 figure 49. differential nonlinearity vs. temperature
AD5412/ad5422 data sheet rev. i | page 22 of 44 ?0.25 ?0.20 ?0.15 ?0.10 ?0.05 0 0.05 0.10 ?40 ?20 0 20 40 60 80 total unadjusted error (% fsr) temperature (c) av dd = 24v av ss = ?24v/0v 4ma to 20ma internal r set 0ma to 20ma internal r set 0ma to 24ma internal r set 4ma to 20ma external r set 0ma to 20ma external r set 0ma to 24ma external r set 06996-013 figure 50. total unadjusted error vs. temperature ?0.25 ?0.20 ?0.15 ?0.10 ?0.05 0 0.05 0.10 ?40?20 0 20406080 offset error (% fsr) temperature (c) 4ma to 20ma internal r set 0ma to 20ma internal r set 0ma to 24ma internal r set 4ma to 20ma external r set 0ma to 20ma external r set 0ma to 24ma external r set av dd = 24v av ss = ?24v/0v 06996-017 figure 51. offset error vs. temperature ?0.10 ?0.08 ?0.06 ?0.04 ?0.02 0 0.02 0.04 0.06 ?40 ?20 0 20 40 60 80 gain error (% fsr) temperature (c) av dd = 24v av ss = ?24v/0v 4ma to 20ma internal r set 0ma to 20ma internal r set 0ma to 24ma internal r set 4ma to 20ma external r set 0ma to 20ma external r set 0ma to 24ma external r set 06996-018 figure 52. gain error vs. temperature ?0.015 ?0.010 ?0.005 0 0.005 0.010 0.015 10 15 20 25 30 35 40 inl error (% fsr) av dd (v) t a = 25c 0ma to 24ma range av ss = 0v 0 6996-011 figure 53. integral nonlinearity error vs. av dd , external r set ?0.015 ?0.020 ?0.010 ?0.005 0.005 0.015 0 0.010 0.020 10 15 20 25 30 35 40 inl error (% fsr) av dd (v) t a = 25c 0ma to 24ma range av ss = 0v 06996-014 figure 54. integral nonlinearity error vs. av dd , internal r set ?1.0 ?0.8 ?0.6 ?0.4 ?0.2 0 0.2 0.4 0.6 0.8 1.0 10 15 20 25 30 35 40 dnl error (lsb) av dd (v) t a = 25c 0ma to 24ma range av ss = 0v 0 6996-012 figure 55. differential nonlinearity error vs. av dd , external r set
data sheet AD5412/ad5422 rev. i | page 23 of 44 ?0.8 ?1.0 ?0.6 ?0.4 0 0.8 ?0.2 0.4 0.6 0.2 1.0 10 15 20 25 30 35 40 dnl error (lsb) av dd (v) t a = 25c 0ma to 24ma range av ss = 0v 06996-015 figure 56 . differential nonlinearity error vs . av dd , internal r set ?0.010 ?0.015 ?0.005 0 0.010 0.005 0.020 0.015 0.025 10 15 20 25 30 35 40 total unadjusted error (% fsr) av dd (v) t a = 25c 0ma to 24ma range av ss = 0v 06996-016 figure 57 . total unadjusted error vs. av dd , external r set ?0.15 ?0.13 ?0.11 ?0.09 ?0 . 07 ?0.05 ?0.03 ?0.01 0.01 0.03 0.05 1 0 1 5 2 0 2 5 3 0 3 5 4 0 total unadjusted error ( % fs r ) a v dd ( v ) 06996-032 t a = 25c 0ma to 24ma range av ss = 0v figure 58 . total unadjuste d error vs. av dd , internal r set 0 0.5 1.0 1.5 2.0 2.5 ?40 ?20 0 20 40 60 80 headroom voltage (v) temperature (c) av dd = 15v av ss = 0v i out = 24ma r load = 500? 06996-019 figure 59 . compliance voltage headroom vs. temperature 0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 0 100 200 300 400 500 600 ou t pu t c urr e nt ( a ) time (s) av dd = 24v av ss = 0v t a = 25c r load = 250? 06996-020 figure 60 . output current vs. time on power - up ?5 0 ?4 0 ?3 0 ?2 0 ?1 0 0 1 0 2 0 0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 output current (a) time (s) av dd = 24v av ss = 0v t a = 25c r load = 250? 06996-021 figure 61 . output current vs. time on output enable
AD5412/ad5422 data sheet rev. i | page 24 of 44 ?1 0 0 1 0 2 0 3 0 4 0 5 0 6 0 7 0 0 5 10 15 20 25 30 35 40 45 leakage current (pa) compliance voltage (v) t a = 25c av dd = 40v av ss = 0v output disabled 06996-028 figure 62 . output leakage current vs. compliance voltage ?30 ?20 ?10 0 10 20 30 0 2 4 6 8 10 12 14 16 18 20 output current (a) time (s) av dd = 24v av ss = 0v t a = 25c r load = 250? 0x8000 to 0x7fff 0x7fff to 0x8000 06996-049 figur e 63 . digital to analog glitch 0 5 10 15 20 25 ?1 0 1 2 3 4 5 6 7 8 output current (ma) time (s) t a = 25c av dd = 24v av ss = 0v r load = 300? 06996-134 figure 64 . 4 ma to 20 ma output current step
data sheet AD5412/ad5422 rev. i | page 25 of 44 terminolog y relative accuracy or integral nonlinearity (inl) for the dac, relative accuracy, or inl, is a measure of the maximum deviation, in lsbs, from a straight line passing through the endpoints of the dac transfer function. a typical inl vs. code plot can be seen in figure 17. differential nonlinearity (dnl) dnl is the difference between the measured change and the ideal 1 lsb change between any two adjacent codes. a specified differential nonlinearity of 1 lsb maximum ensures monoto n - icity. this dac is guaranteed monotonic by design. a typical dnl vs. code plot can be seen in figure 19. monotonicity a dac is monotonic if the output either increases or remains constan t for increasing digital input code. the ad5 412/ ad5 4 22 are monotonic over their full operating temperature range. bipolar zero error bipolar zero error is the deviati on of the analog output from the ideal half - scale output of 0 v when the dac register is loaded with 0x8000 (straight binary coding) or 0x0000 (twos comple - ment coding). a plot of bipolar zero error vs. temperature can be seen in f igure 28. bipolar zero temperature coefficient ( tc ) bipolar zero tc is a measure of the change in the bipolar zero err or with a change in temperature. it is expressed in ppm fsr/c. full - scale error full - s cale error is a measure of the output error when f ull - scale code is loaded to the dac register. ideally, the output should be full - scale ? 1 lsb. full - scale error is expressed in percent of full - scale range (% fsr). negative full - scale error/zero - scale error negative full - scale error is the error in the d ac output voltage when 0x0000 (straight binary coding) or 0x8000 (twos comple - ment coding) is loaded to the dac register. ideally, the output voltage should be negative full - scale ? 1 lsb. a plot of zero - scale error vs. temperature can be seen in figure 30. zero - scale temperature coefficient (tc) zero - s cale tc is a measure of the change in zero - scale error with a change in temperature. zero - scale error tc is expressed in ppm fsr/c. output voltage settling time ou tput voltage sett ling time is the amount of time it takes for th e output to settle to a specified level for a full - scale input change. slew rate the slew rate of a device is a limitation in the rate of change of the output voltage. the output slewing speed of a voltage - o utput da c is usually limited by the slew rate of the amplifier used at its output. slew rate is measured from 10% to 90% of the output signal and is expressed in v/s. gain error gain error is a measure of the span error of the dac. it is the deviation in slope of the dac transfer characteristic from the ideal expressed in % fsr. a plot of gain error vs. temperature can be seen in figure 29. gain error temperature coefficient ( tc ) gain error tc is a measure of the change in gain er ror with changes in temperature. gain e rror tc is expressed in ppm fsr/c. total unadjusted error (tue) tue is a measure of the output error taking all the various errors into account, namely inl error, offset error, gain error, and output drift over suppl ies, temperature, and time. tue is expressed in % fsr. current loop voltage compliance the maximum voltage at the i out pin for which the output current is equal to the programmed value. power - on glitch energy power - on glitch energy is the impulse injected into the analog output wh en the AD5412 / ad5422 is powered on. it is specified as the area of the glitch in nv - sec. see figure 43 and figure 60. digital -to - analog glitch impulse digital - to - analog glitch impulse is the impulse injected into the analog output when the input code in the dac register changes state, but the output v oltage remains constant. it is normally specified as the area of the glitch in nv - sec and is measured when the digital input code is changed by 1 lsb at the major carry transition (0x7fff to 0x8000). see figure 40 and figur e 63 . glitch impulse peak amplitude glitch impulse peak amplitude is the peak amplitude of the impulse injected into the analog output when the input code in the dac register changes state. it is specified as the amplitude of the glitch in mil l ivolt and is measured when the digital input code is changed by 1 lsb at the major carry transition (0x7fff to 0x8000). see figure 40 and figur e 63. digital feedthrough digital feedthrough is a mea sure of the impulse injected into the analog output of the dac from the digital inputs of the dac but is measured when the dac output is not updated. it is specified in nv - sec and measured with a full - scale code change on the data bus.
AD5412/ad5422 data sheet rev. i | page 26 of 44 power supply reje ction ratio (psrr) psrr indicates how the output of the dac is affected by changes in the power supply voltage. voltage reference tc volt age r eference tc is a measure of the change in the reference output voltage with a change in temperature. the reference tc is calculated using the box method, which defines the tc as the maximum change in the reference output over a given temperature range expressed i n ppm/c , as follows: 6 10 ? ? ? ? ? ? ? = temprange v v v tc refnom refmin refmax w here : v refmax is the maximum reference output measured over the total temperature range. v refmin is the minimum reference output measured over the total temperature range. v refnom is the nominal reference output voltage, 5 v. tempr ang e is th e specified temperature range, ? 40c to + 85c. load regulation load regula tion is the change in reference output voltage due to a specified change in load current. it is expressed in ppm/ma.
data sheet AD5412/ad5422 rev. i | page 27 of 44 theory of operation the AD5412 / ad5422 a re precision digital - to - current loop and voltage output converter s designed to meet the requirements of industrial process control applications. they provide a high precision, fully integrated, low cost single - chip solut ion for generating current loop and unipolar/bipolar voltage outputs. c urrent ranges are 0 ma to 20 ma, 0 ma to 24 ma , and 4 ma to 20 ma ; the voltage ranges available are 0 v to 5 v, 5 v, 0 v to 10 v , and 10 v ; a 10% overrange is available on all voltage output ranges. the current and voltage outputs are available on separate pins , and only one is active at any time. the desired output configuration is user selectable via the control register. architecture the dac core architecture of the AD5412 / ad5422 consists of two matched dac sections. a simplified circuit diagram is shown in figure 65 . the four msbs of the 12 - /16 - bit data - word are d ecoded to drive 15 switches, e1 to e15. e ach of these switc hes connects one of 15 matched resistors to either ground or the reference buffer output. the remaining 8 /12 bits of the data - word drive the s0 to s7/s11 switc hes of a n 8 - /12 - bit voltage mode r - 2r ladder network. 8-12 bit r-2r ladder four msbs decoded in t o 15 equa l segments 2r 2r s0 s1 s7/s 1 1 e1 e2 e15 v out 2r 2r 2r 2r 2r 06996-057 figure 65 . dac ladder structure the voltage output from the dac core is either converted to a current (see figure 66 ) which is then mirrored to the supply rail so that the application simply sees a current source output with respect to ground or it is buffered and scaled to output a software selectable unip olar or bipolar voltage range (s ee figure 67 ). the current and voltage are output on separate pins and cannot be output simultaneously. 12-/16-bit dac a1 a v dd i out a2 t1 t2 r set r2 r3 06996-058 figure 66 . voltage - to - current conversion circuitry 06996-059 12-/16-bit dac range scaling v cm refin +v sense v out ?v sense r1 r load ?1v t o +3v AD5412/ad5422 figure 67 . voltage output voltage output amplifier the voltage output amplifier is c apable of generating both unipolar and bipolar output voltages. it is capable of driving a load of 1 k? in parallel with 1 f (with an external compen - sation capacitor) to gnd. the source and sink capabilities of the output amplifier can be seen in figure 37 . the slew rate is 1 v/s with a fu ll - scale settling time of 25 s maximum (10 v step). figure 67 shows the voltage output driving a load, r load , on top of a common - mode voltage (v cm ) of ? 1 v to +3 v. i n output module applications where a cable could possibly become disconnected from +v sen se , resulting in the amplifier loop being broken and possibly resulting in large destructive voltages on v out , include a n optional resistor (r 1 ) between +v sense and v out , as shown in figure 67, of a value between 2 k and 5 k to ensure the amplifier loop is kept closed. if remote sensing of the load is not required, connect +v sense directly t o v out and connect ? v sense directly to gnd. when changing ranges on the voltage output , a glitch may occur. f or this reason , it i s recommend ed that the output be disabled b y setting the outen bit of the c ontrol register to logic low before ch anging the output voltage range; this prevent s a glitch from occur r ing. driving large capacitive loads the voltage output amplifier is capable of driving capacitive loads of up to 1 f with the addition of a non polarized 4 nf compensation capacitor between the c comp and v out pins. without the compensation capacitor, up to 20 nf capacitive loads can be driven.
AD5412/ad5422 data sheet rev. i | page 28 of 44 serial interface the AD5412 / ad5422 are controlled over a versatile 3-wire serial interface that operates at clock rates of up to 30 mhz. it is compatible with spi, qspi?, microwire, and dsp standards. input shift register the input shift register is 24 bits wide. data is loaded into the device msb first as a 24-bit word under the control of a serial clock input, sclk. data is clocked in on the rising edge of sclk. the input register consists of eight address bits and 16 data bits, as shown in table 7. the 24-bit word is uncondi- tionally latched on the rising edge of the latch pin. data continues to be clocked in irrespective of the state of latch. on the rising edge of latch, the data that is present in the input register is latched; in other words, the last 24 bits to be clocked in before the rising edge of latch is the data that is latched. the timing diagram for this operation is shown in figure 2. table 7. input shift register format msb lsb d23 to d16 d15 to d0 address byte data-word table 8. address byte functions address word function 00000000 no operation (nop) 00000001 data register 00000010 readback register value as per read address (see table 9) 01010101 control register 01010110 reset register standalone operation the serial interface works with both a continuous and noncon- tinuous serial clock. a continuous sclk source can be used only if latch is taken high after the correct number of data bits have been clocked in. in gated clock mode, a burst clock containing the exact number of clock cycles must be used, and latch must be taken high after the final clock to latch the data. the rising edge of sclk that clocks in the msb of the data-word marks the beginning of the write cycle. exactly 24 rising clock edges must be applied to sclk before latch is brought high. if latch is brought high before the 24 th rising sclk edge, the data written is invalid. if more than 24 rising sclk edges are applied before latch is brought high, the input data is also invalid. controller data in data out serial clock control out AD5412/ ad5422 1 sdo sdin sclk latch AD5412/ ad5422 1 sdo sdin sclk latch AD5412/ ad5422 1 sdo sdin sclk latch 1 additional pins omitted for clarity. 06996-060 figure 68. daisy chaining the AD5412 / ad5422 daisy-chain operation for systems that contain several devices, the sdo pin can be used to daisy-chain the devices together as shown in figure 68. this daisy-chain mode can be useful in system diagnostics and in reducing the number of serial interface lines. daisy-chain mode is enabled by setting the dcen bit of the control register to 1. the first rising edge of sclk that clocks in the msb of the data-word marks the beginning of the write cycle. sclk is continuously applied to the input shift register. if more than 24 clock pulses are applied, the data ripples out of the shift register and appears on the sdo line. this data is valid on the rising edge of sclk, having been clocked out on the previous falling sclk edge. by connecting the sdo of the first device to the sdin input of the next device in the chain, a multidevice interface is constructed. each device in the system requires 24 clock pulses. therefore, the total number of clock cycles must equal 24 n, where n is the total number of AD5412/ ad5422 devices in the chain. when the serial transfer to all devices is complete, latch is taken high. this latches the input data in each device in the daisy chain. the serial clock can be a continuous or a gated clock. a continuous sclk source can be used only if latch is taken high after the correct number of clock cycles. in gated clock mode, a burst clock containing the exact number of clock cycles must be used, and latch must be taken high after the final clock to latch the data (see figure 4 for a timing diagram).
data sheet AD5412/ad5422 rev. i | page 29 of 44 readback operation readback mode is invoked by setting the address byte and read address when writing to the input register (see table 9 and table 11) . the next write to the AD5412 / ad5422 should be a nop command, which clock s out the data from the previousl y addressed register as shown in figure 3 . by default the sdo pin is disabled after having addressed the ad5 412/ ad5422 for a read operation; a rising edge on latch enable s the sdo pin in anticipa tion of data being clocked out. a fter the data has been clocked out on sdo, a rising edge on latch disable s (tristate) the sdo pin . to read back the data r egister, for example, implement the following sequence : 1. write 0x020001 to the input register. this configures the part for read mode with the data register selected. 2. follow this with a second write : a nop condition , which is 0x000000 . during this write, th e data from the register is clocked out on the sdo line. table 9 . read address decoding read address function 00 read status register 01 read data register 10 read control register power - on s tate during power - on of the AD5412 / ad5422 , the power - on - reset circuit ensures that all registers are loaded with zero - code . a s such , both outputs are disabled; t hat is, the v out and i out pins are in tristate. the +v sense pin is internally connected to ground through a 40 k resistor. t herefore, if the v out and +v sense pins are connected together, v out is effectively clamped to ground through a 40 k resistor. also upon power - on, internal calibration registers are read , and the data is applied to internal calibration circuit ry. for a reliable read operation , there must be sufficient voltage on the av dd supply when the read event is triggered by the dv cc power supply powering up. powering up the dv cc supply after the av dd supply ensure s this. if dv cc and av dd are powered up si multaneously or the i nternal dv cc is enabled, the supplies should be powered up at a rate greater than , typical ly, 500 v/sec or 24 v/50 ms. if this cannot be achieved, issue a reset command to t he AD5412 / ad5422 after power - on; this perform s a power - on - reset event, reading the c alibration registers and ensures specified operation of the AD5412 / ad5422 . to ensure correct calibration and to allow the internal reference to settle to its correct trim value, 40 s should be allowed after a successful power on reset. voltage output for a unipolar voltage output range, the output volt age can be expressed as ? ? ? ? ? ? = n refin out d gain v v 2 for a bipolar voltage output range, the out put voltage can be expressed as 2 2 refin n refin out v gain d gain v v ? ? ? ? ? ? ? = where: d is the decimal equiva lent of the code loaded to the dac. n is the bit resolution of the dac. v refin is the reference voltage applied at the refin pin. gain is an internal gain whose value depends on the output range selected by the user as shown in tab le 10. table 10. internal gain value output range gain value +5 v 1 +10 v 2 5 v 2 10 v 4 current output for the 0 ma to 20 ma, 0 ma to 24 ma , and 4 ma to 20 ma current output ranges , the output curre nt is respectively expres sed as d i n out ? ? ? ? ? ? = 2 ma 20 d i n out ? ? ? ? ? ? = 2 ma 24 ma 4 2 ma 16 + ? ? ? ? ? ? = d i n out where: d is the decimal equivalent of the code loaded to the dac. n is the bit resolution of the dac. table 11 . input shift register contents for a read operation msb lsb d23 d22 d21 d20 d19 d18 d17 d16 d15 to d2 d1 d0 0 0 0 0 0 0 1 0 x 1 read a ddress 1 x = dont care.
AD5412/ad5422 data sheet rev. i | page 30 of 44 06996-300 power-on software reset control register write (one write command) ? select r set external/internal ? set the required range ? configure the slew rate control (if required) ? configure daisy chain mode (if required) ? enable the output data register write ? write required code to data register control register write ? disable output r set configuration change range change figure 69. programming sequence to write/enable the output correctly
data sheet AD5412/ad5422 rev. i | page 31 of 44 data register the data register is addressed by setting the address word of the input shift register to 0x01. the data to be written to the data register is entered in the d15 to d4 positions for the AD5412 and the d15 to d0 positions for the ad5422 , as shown in table 12 and table 13. table 12 . programming the AD5412 data register msb lsb d15 d14 d13 d12 d11 d10 d9 d8 d7 d6 d5 d4 d3 d2 d1 d0 12- bit data - word x x x x table 13 . programming the ad5422 data register msb lsb d15 d14 d13 d12 d11 d10 d9 d8 d7 d6 d5 d4 d3 d2 d1 d0 16 - bit data - word control register the control register is addressed by setting the address word of the input shift register to 0 x55. the data to be written to the control register is entered in the d15 to d0 positions , as shown in tabl e 14 . the control register functions are shown in table 15. table 14 . pro gramming the control register msb lsb d15 d14 d13 d12 d11 d10 d9 d8 d7 d6 d5 d4 d3 d2 d1 d0 clrsel ovrrng rext outen sr clock sr step sren dcen r2 r1 r0 table 15 . control register functions option description clrs el see table 21 for a description of the clrsel operation . ovrrng setting this bit increases t he voltage output range by 10% (see the AD5412 / ad5422 features section ). rext setting this b it selects the ex ternal current setting resistor (see the AD5412 / ad5422 features section ). when using an external current setting resistor, it is recommended to only set rext when also setting the outen bit. altern ately, rext can be set before the outen bit is set, but the range (see table 16 ) must be changed on the write in which the output is enabled . see figure 69 for best practice . outen output enable. this bi t mu st be set to enable the outputs. the range bits select which output is functional. sr clock digital slew rate control (see the AD5412 / ad5422 features section ). sr step digital slew rate control (see the AD5412 / ad5422 features section ). sren digital slew rate control enable . dcen daisy chain enable . r2, r1, r0 output range select (s ee table 16 ). table 16 . output ran ge options r2 r1 r0 output range selected 0 0 0 0 v to 5 v voltage range 0 0 1 0 v to 10 v voltage range 0 1 0 5 v voltage range 0 1 1 10 v voltage range 1 0 1 4 ma to 20 ma current range 1 1 0 0 ma to 20 ma current range 1 1 1 0 ma to 24 ma curre nt rang e
AD5412/ad5422 data sheet rev. i | page 32 of 44 reset r egister the reset register is addressed by setting the address word of the input shift register to 0x56. the data to be written to the reset register is entered in th e d0 position as shown in table 17 . the reset register options are shown in table 17 and table 18. table 17 . programming the reset register msb lsb d15 d14 d13 d12 d11 d10 d9 d8 d7 d6 d5 d4 d3 d2 d1 d0 reserve d reset table 18. reset register functions option description reset setting this bit performs a reset operation, restoring the AD5412 / ad5422 to its power - on state . status r egister the status register is a read - only register. the status register functionality is shown in tabl e 19 and table 20. table 19 . decoding the status register msb lsb d15 d14 d13 d12 d11 d10 d9 d8 d7 d6 d5 d4 d3 d2 d1 d0 reserved i out fault slew active over temp table 20. status register functions option description i out f ault this bit is set if a fault is detected on the i out pin. slew a ctive this bit is set while the output value is slewing (slew rate control enabled) . over t emp this bit is set if the AD5412 / ad5422 core temperature exceeds ~ 150c .
data sheet AD5412/ad5422 rev. i | page 33 of 44 AD5412/ad5422 features f ault a lert the AD5412 / ad5422 are equipped with a fault pin, which is an open - drain output allowing several AD5412 / ad5422 devices to be connected together to one pull - up resistor for global fault detection. the fault pin is forced active by one o f the following fault scenarios: ? the v oltage at i out attempts to rise above t he compliance range, due to an open - loop circuit or insufficient power supply voltage. the i out current is controlled by a pmos transistor and internal amplifier , as shown in figure 66. the internal circuitry that develops the fau lt output avoids using a comparator with window limits because this would require an actual output error before the fault output becomes active. instead, the signal is generated when the internal amplifier in the output stage has less tha n ~1 v of remaining drive capability (when the gate of the output pmos transistor nearly reaches ground). thus , the fault output activates slightly before the compliance limit is reached. because the comparison is made within the feedbac k loop of the output amplifier, the output accuracy is maintained by its open - loop gain , and an output error does not occur before the fault output becomes active. ? if the core temperature of the AD5412 / ad5422 exceeds approximately 150c. the i out fault and over temp bits of the status register are used in conjunction with the fault pin to inf orm the user which one of the fault conditions cause d the fault pin to be asserted (s ee table 19 and table 20) . v oltage o utput s hort c ircuit p rotection under normal operation , the voltag e output sink s /source s 10 ma . the maximum current that the voltage output deliver s is ~ 20 ma ; this is the short - circuit current. v oltage o u t put o ver r ange an ov er range facility is provided on the voltage output. when enabled via the control register, the se lected output range is overranged by , typically , 10%. v oltage o utput f orce -s ense the +v sense and ? v sense pins are provided to facilitate remote sensing of the load connected to the voltage output. if the load is connected at the end of a long or high impedance cable, sensing the voltage at the load allow s the output amplifier to compensate and en sure that the correct voltage is applied across the load. this function is limited only by the available power supply headroom. asynchronous clear ( clear) the clear pin is an active high clear that allows the voltage output to be cleared t o either zero - scale code or mid scale code, user selectable via the clear select pin , or the clrsel bit of the control register , as described in table 21 . (the clear select feature is a logical or function of the clear select pin and the clrsel bit . ) the c urrent output clear s to the bottom of its programmed range. it is necessary for clear to be high for a minimum amount of time to complete the operation (see figure 2 ) . when the clear signal is returned lo w, the output remains at the cleared value. the preclear value can be restored by pulsing the latch signal low without clocking any data. a new value cannot be programmed until the clear pin is returned low. table 21 . clrsel options clrsel output value unipolar output range bipolar output range 0 0 v 0 v 1 mid s cale zero sc ale in addition to defining the output value for a clear operation, the clrsel bit and clear select pin also define the default output value. during selec tion of a new voltage range , the output value is as defined in table 21. t o avoid glitches on the output , it is recommended that , before changing voltage ranges, the user disable the output by setting the outen bit of the c ontrol register to logic low. when outen is set to logic high , the output go es to the default value as defined by clrsel and clear select. internal reference the AD5412 / ad5422 contain an integrated 5 v voltage refer ence with initial accuracy of 5 mv max imum and a temperature drift coefficient of 10 ppm/c max imum . the reference voltage is buffered and externally available for use el sewhere within the system. see figure 16 for a load regulation graph of the i ntegrated reference. e xternal c urrent setting r esistor r set is an internal sense resistor as part of the voltage - to - current conversion circuitry (see figure 66) . the stability of the output current over temperature is dependent on the stability of the value of r set . as a method of improving the stability of the output current over temperature , an external precision 15 k low drift resistor can be connected to the r set pin of the AD5412 / ad5422 to be used instead of the internal resistor ( r set ). the external resistor is selected via the control register (s ee table 14) .
AD5412/ad5422 data sheet rev. i | page 34 of 44 digital power supply by default, the dv cc pin accepts a power supply of 2.7 v to 5.5 v. a lternatively, via the dv cc select pin , an internal 4.5 v power supply can be output on the dv cc pin for use as a digital power supply for other devices in the system or as a termination for pull - up resistors. this facility offers the advantage of not having to bring a digital supply across an isolation barrier. the i nternal power supply is enabled by leaving the dv cc select pin unconnected. to disable the internal supply , tie dv cc select to 0 v. d v cc is capable of supplying up to 5 ma of current ( for a load regulation graph , see figure 10) . e xternal b oost f unction the addition of an external boost transistor , as shown in figure 70, reduce s the power dissipated in the AD5412 / ad5422 by reducing the current flowing in the on - chip output transistor (dividing it by the current gain of the external circuit). a discrete npn transistor with a breakdown voltage, bv ceo , greater than 4 0 v can be used . the external boost capability has been developed for users who may wish to use the AD5412 / ad5422 at the extremes of the supply voltage, load current , and temperature range. the boost transistor can also be used to r educe the amount of temperature - induced drif t in the part. this minimiz e s the temp erature - induced drift of the on - chip voltage reference, which improves on drift and linearity. boost mjd31c or pbss8 1 10z r load 0.022f 1k? AD5412/ ad5422 i out 06996-061 figure 70 . external boost configuration e xternal c ompensation c apacitor the voltage output can ordinarily drive capacitive loads of up to 20 nf; if there is a requirement to drive greater capacitive loads, of up t o 1 f, an external compensation capacitor can be con - nected between the c comp and v out pins. the addition of the capacitor keep s the output voltage stable but also reduce s the bandwidth and increase s the settling time of the voltage output. hart communica tion the AD5412 / ad5422 (lfcsp version only) contain a cap2 pin, into which a hart signal can be coupled. the hart signal app ears on the current ou tput if the output is enabled. to achieve a 1 ma peak - to - peak current, the signal amplitude at the cap2 pin must be 48 mv peak - to - peak. assuming that the modem output amplitude is 500 mv peak - to - peak, its output must be attenuated by 500/48 = 10.42. if this voltage is used, the current output should meet the hart amplitude specifications. figure 71 shows the recommended circuit for attenuating and coupling in the hart signal. hart modem output c1 c2 cap2 avdd 06996-051 figure 71 . coupling hart signal in determining the absolute values of the capacitors, ensure that the fsk output from the modem is passed undistorted. thus, the bandwidth presented to the modem output signal must pass 1200 hz and 2200 hz frequencies. the recommen ded values are c1 = 2.2 nf and c2 = 22 nf. digitally controlling the slew rate of the output is necessary to meet the analog rate of change requirements for hart. d igital slew r ate c ontrol the slew rate c ontrol feature of the AD5412 / ad5422 allows the user to control the rate at which the output v oltage or current changes. with the slew rate control feature disabled , the output change s at a rate limited by the output drive circuitry and the attached load. see figure 64 for current output step and figur e 38 for voltage output step. to reduce the slew rate, enable the slew rate co ntrol feature. with the feature enabled via the sren bit of the control register (see table 14 ), the output, instead of slewing directly between two values, steps digitally at a rate defined by two parameters accessible via the co ntrol register, as shown in table 14 . the parameters are set by the sr clock and sr step b its. sr clock defines the rate at which the digital slew is upd ated; sr step defines by how much the output value changes at each update . both parameters together define the rate of change of the output voltage or current. tabl e 22 and table 23 outline the range of values for both the sr clock and sr step parameters. figure 72 shows the output current changing for ramp times of 10 ms, 50 ms, and 100 ms. table 22 . slew rate step size options sr step AD5412 step size (lsb ) ad5422 step size (lsb) 000 1/16 1 001 1/8 2 010 1/4 4 011 1/2 8 100 1 16 101 2 32 110 4 64 111 8 128
data sheet AD5412/ad5422 rev. i | page 35 of 44 table 23 . slew rate update clock options sr clock update clo ck frequency (hz) 0000 257,730 0001 198,410 0010 152,440 0011 131,580 0100 115,740 0101 69,440 0110 37,590 0111 25,770 1000 20,160 1001 16 , 030 1010 10,290 1011 8280 1100 6900 1101 5530 1110 4240 1111 3300 the time it take s for the output t o slew over a given output ra nge can be expressed as follow s: size lsb frequency clock update size step change output time slew = (1) w here: slew time is expressed in seconds . output change is expressed in a mps for i out or v olts for v out . when the slew rate control feature is enabled, all output cha nges change at the programmed slew rate; if the clear pin is asserted, the output slews to the zero - scale value at the programmed slew rate. the output can be halted at its current value with a write to the control register. to avoid halting the output sl ew, the slew active bit (see tabl e 19) can be read to check that the slew has completed before writing to any of the ad5410 / ad5420 registers. the update clock frequency for any given value is the same for all output ranges. the step size, however, varies across output ranges for a given value of step size because the lsb size is different for each outp ut range. table 24 shows the range of programmable slew times for a full - scale change on any of the output ranges. the values in table 24 were obtained using equation 1. the digital slew rate control feat ure results in a staircase formation on the current output, as shown in figure 76. this figure also shows how the staircase can be removed by connecting capacitors to the cap1 and cap2 pins, as described in the i out filtering capacitors (lfcsp package) section. 0 5 10 15 20 25 ?10 0 10 20 30 40 50 60 70 80 90 100 110 output current (ma) time (ms) t a = 25c av dd = 24v r load  ? 06996-139 10ms ramp, sr clock = 0x1, sr step = 0x5 50ms ramp, sr clock = 0xa, sr step = 0x7 100ms ramp, sr clock = 0x8, sr step = 0x5 figure 72 . output current slewing under control of the digital slew rate control feature i out filtering capacitors (lfcsp package) c apacitors can be placed between cap1 a nd av dd , and cap2 and av dd , as s hown in figure 73 . cap1 a v dd c1 c2 a v dd AD5412/ ad5422 cap2 gnd 06996-062 i out figure 73 . i out filtering capacitors the cap1 and cap2 pins are available only on the lfcsp package. the capacitors form a filter on the current output circuitry , as shown in figure 74 , reducing the bandwidth and the slew rate of the output current. figure 75 shows the effect the capacitors have on the slew rate of the output current . to achieve signifi cant reductions in the rate of change, very large capacitor values are required, which may not be suitable in some applications. in this case, the digital slew rate control feature can be used. the capacitors can be used in conjunction with the digital sle w rate control fe ature as a means of smoothing out the steps caused by the digital code increments , as shown in figure 76.
AD5412/ad5422 data sheet rev. i | page 36 of 44 d a c i out b o o s t ca p 1 c a p 2 c 1 r 1 c 2 a v dd 4 k? 12 . 5 k? 4 0? 0 69 9 6 - 0 63 figure 74 . i out filter circuitry 0 5 ?0.5 0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 1 0 1 5 2 0 2 5 o u t p u t c u rr e n t ( m a ) ti m e ( m s ) t a = 25 c a v d d = 24 v r l o a d = 30 0 ? 0 6 9 9 6 - 1 4 2 n o ca p a c i t o r 10 n f o n c a p 1 10 n f o n c a p 2 47 n f o n c a p 1 47 n f o n c a p 2 figure 75 . slew cont rolled 4 ma to 20 ma output current step using external capacitors on the cap1 and cap2 pins 6.1 6.2 6.3 6.4 6.5 6.6 6.7 6.8 ?1 0 1 2 3 4 5 6 7 8 output current (ma) time (ms) t a = 25c av dd = 24v r load = 300? no external caps 10nf on cap1 10nf on cap2 06996-043 figure 76 . smoothing out the steps c aused by the digital slew rate control feature table 24 . programmable sl ew time values in seconds for a full -s cale change on any output range update clock frequency (hz) step size (lsb) 1 2 4 8 16 32 64 128 257,730 0.25 0.13 0.06 0.03 0.016 0.008 0.004 0.0020 198,410 0.33 0.17 0.08 0.04 0.021 0.010 0.005 0.0026 152,440 0.43 0.21 0.11 0.05 0.027 0.013 0.007 0.0034 131,580 0.50 0.25 0.12 0.06 0.031 0.016 0.008 0.0039 115,740 0.57 0.28 0.14 0.07 0.035 0.018 0.009 0.0044 69,440 0.9 0.47 0.24 0.12 0.06 0.03 0.015 0.007 37,590 1.7 0.87 0.44 0.22 0.11 0.05 0.03 0.014 25,770 2.5 1.3 0.64 0.32 0.16 0.08 0.04 0.020 20,160 3.3 1.6 0.81 0.41 0.20 0.10 0.05 0.025 16 ,030 4.1 2.0 1.0 0.51 0.26 0.13 0.06 0.03 10,290 6.4 3.2 1.6 0.80 0.40 0.20 0.10 0.05 8280 7.9 4.0 2.0 1.0 0.49 0.25 0.12 0.06 6900 9.5 4.8 2.4 1.2 0.59 0.30 0.15 0.07 5530 12 5.9 3.0 1.5 0.74 0.37 0.19 0.09 4240 15 7.7 3.9 1.9 0.97 0.48 0.24 0.12 3300 20 9.9 5.0 2.5 1.24 0.62 0.31 0.16
data sheet AD5412/ad5422 rev. i | page 37 of 44 applications informa tion voltage and current output ranges on the same terminal the current and voltage output pins can be co nnected together. a buffer amplifier is required however to prevent a current leakage path through an internal 40k resistor on the +v sense pin, when the device is in current output mode. in current mode the v out pin is high impedance while in voltage outpu t mode, the i out pin is high impedance and will not affect the voltage output. it is important that the external r set be used in this configura tion, as depicted in figure 77. i out AD5412/ ad5422 i out /v out +v sense ?v sense v out r set op07/op184 06996-071 figure 77 . i out and v out c on nected t ogether d riving i nductive l oads when driving inductive or poorly defined loads , connect a 0.01 f capacitor between i out and gnd. this ensure s stability with loads above 50 mh. there is no maximum capacitance limit. the capacitive component of the load may cause slower settling. the digital slew rate c ontrol feature may also prove useful in this situation. t ransient v oltage p rotection the AD5412 / ad5422 contain esd protection diodes that prevent damage from normal handling. the industrial control environment can, however, subject i/o circuit s to much higher transients. t o protect the AD5412 / ad5422 from excessively high voltage transients, external power diodes and a surge current limiting resistor are required, as shown in figure 78. the constraint on the resistor value is that , during normal operation , the output level at i out must remain within its voltage complianc e limit of av dd C 2.5 v , and the two protection diodes and resistor must have appropriate power ratings . further protection can be provided with transient voltage su ppressors or t ransorbs; these are available as both unidirectional suppressors (protect against positive high voltage transients) and bidirectional suppressors (protect against both positive and negative high voltage transients) and are available in a wide range of standoff and breakdown voltage ratings. it is recommended that all field connected nodes be protected. av dd i out r load r p av dd AD5412/ ad5422 gnd av ss av ss 06996-064 figure 78 . output transient voltage protection galvani cally isolated inter face in many process control applications, it is necessary to provide an isolation barrier between the controller and the unit being controlled to protect and isolate the controlling circuitry from any hazardous common - mode voltages tha t m ay occur. the i coupler? products from analog devices , inc., provide voltage isolation in excess of 2.5 kv. the serial loading structure of the AD5412 / ad5422 make s the parts ideal for isolated interfaces because the number of interface lines is kept to a minimum. figure 79 shows a 4 - channel isolated interface to the AD5412 / ad5422 using an adum1400 . for further information, visit www.analog.com/isolators . encode seria l clock in controller adum1400 1 seria l d at a out sync out contro l out decode t o sclk t o sdin t o l a tch t o clear v i a v o a encode decode v ib v ob encode decode v ic v oc encode decode v id v od 06996-065 1 additiona l pins omitted for clarit y . figure 79 . isolated interface microprocessor inter facing microprocessor interfacing to the AD5412 / ad5422 is via a serial bus that uses a protocol compatible with microcontrollers and dsp processors. the communications channel is a 3 - wire minimum interface consisting of a clock signal, a data signal, and a latch signal. the AD5412 / ad5422 require a 24 - bit data - word with data valid on the rising edge of sclk. for all interfaces, the dac output update is initiated on the rising edge of latch. the contents of the registers can be read using the readback function.
AD5412/ad5422 data sheet rev. i | page 38 of 44 layout guidelines in any circuit where accuracy is important, careful consideration of the power supply and ground ret urn layout helps to ensure the rated performance. design t he printed circuit board (pcb) on which the AD5412 / ad5422 is mount ed so that the analog and digital sections are separated and confined to certain areas of the board. if the AD5412 / ad5422 is in a system where multiple devices require an analog ground - to - digital ground connection, make the connection at one point only. establish t he star ground point as close as possible to the device. the AD5412 / ad5422 should have ample supply bypassing of 10 f in parallel with 0.1 f on each supply located as close to the package as possible, ideally right up against the device. the 10 f capacitors are the tantalum bead type. the 0.1 f capacitor should have low effective series resistance (esr) and low effective series inductance (esi) , such as the common ceramic types, which provide a low impedance path to ground at high frequ encies to handle transient currents due to internal logic switching. the power supply lines of the AD5412 / ad5422 should use as large a trace as possible to provide low impedance paths and reduce the effects of glitches on the po wer supply line. f ast switching signals such as clocks should be shielded with a digital ground to avoid radiating noise to other parts of the board . n ever run these near the reference inputs. a ground line routed between the sdin and sclk lines helps reduce crosstalk between them ( this is not required on a multilayer board that has a separate ground plane, but separating the lines helps). it is essentia l to minimize noise on the refin line because it couples through to the dac output. avoid crossover of digital and analog signals. traces on opposite sides of the pcb should run at right angles to each other. this reduces the effects of feed through the bo ard. a microstrip technique is by far the best but not always possible with a double - sided board. in this technique, the component side of the board is dedicated to the ground plane , and signal traces are placed on the solder side. t hermal and s upply c onsi derations the AD5412 / ad5422 are designed to operate at a maximum junction temperature of 125c. it is important that the dev ice s not be operated under conditions that cause the junction temperature to exceed this value. excessive junction tempera - ture can occur if the AD5412 / ad5422 are operated from the maximum av dd while driving the maximum current (24 ma) directly to ground. in this case , control the ambient temperature or reduce av dd . the conditions depend on the device package. at the maximum am bient temperature of 85c , the 24 - lead tssop package can dissipate 1.14 mw , and the 40 - lead lfcsp package can dissipate 1.2 1 w. to ensure that the junction temperature does not exceed 125c while driving the maximum current of 24 ma directly into ground ( also adding an on - chip current of 3 ma), reduce av dd from the maximum rating to ensure that the package is not required to dissipate more power than previously stated (s ee table 25, figure 80, and figure 81) . 0 0.5 1.0 1.5 2.0 2.5 40 45 50 55 60 65 70 75 80 85 ambient temperature (c) power dissipation (w) lfcsp tssop 06996-066 figure 80 . maximum power dissipation vs . ambient temperature 25 27 29 31 33 35 37 39 41 43 45 25 35 45 55 65 75 85 ambient temperature (c) supply voltage (v) 06996-067 tssop lfcsp figure 81 . maximum supply voltage v s . ambient temperature
data sheet AD5412/ad5422 rev. i | page 39 of 44 table 25 . thermal and supp ly considerations for each package considerations tssop lfcsp maximum a llowe d p ower d issipation w hen o perating at an a mbient t emperature of 85c mw 14 . 1 35 85 125 = ? = ? ja a j t max t w 21 . 1 33 85 125 = ? = ? ja a j t max t maximum allowed a mbient t emperature w hen operating from a s up ply of 40 v and d riving 24 ma directly to g round c 86 35 ) 028 . 0 40 ( 125 = ? = ? ja d j p max t c 88 33 ) 028 . 0 40 ( 125 = ? = ? ja d j p max t maximum allowed s upply v ol t age when operating at an ambient t emperature of 85c and d riving 24 ma d irectly to g round v 40 35 028 . 0 85 125 = ? = ? ja dd a j ai t max t v 43 33 028 . 0 85 125 = ? = ? ja dd a j ai t max t industrial analog o utput m odule many industrial control applications have requirements for accurately controlled current and voltage outpu t signals. t he AD5412 / ad5422 are ideal for such applications. figure 83 shows the AD5412 / ad5422 in a circuit design for an output module, specifically for use in an industrial control application. t he design provides for a current or voltage output. the module is pow ered from a field supply of 24 v. this supplies av dd directl y. an inverting buck regulator generates the negative supply for av ss . for transient ov er voltage protection, t ransient voltage s uppressors (tvs) are placed on all field accessible connections. a 24 v volt tvs is placed on each i out , v out , +v sense , and ? v se nse connection , and a 36 v tvs is placed on the field supply input. for added protection, clamping diodes are connected from the i out , v out , +v sense , and ? v sense pins to the av dd and av ss power supply pins. if remote voltage load sensing is not required, t he +v sense pin can be directly connected to the v out pin and the C v sense pin can be connected to gnd. isolation between the AD5412 / ad5422 and the backplane circuitry is provided with adum1400 and ad u m1200 i c oupler digital isola tors; further informa tion on i c oupler products is available at www.analog.com/isolators . the internally generated digi tal power supply of the AD5412 / ad5422 powers the field side of the digital isolaters , removing the need to generate a digital power supply on the field side of the isolation barrier. the AD5412 / ad5422 digital supply output suppl ies up to 5 ma, which is more than enough to supply the 2.8 ma requirement s of the adum1400 and adum1200 operating at a logic signal frequency of up to 1 mhz. to reduce the nu mber of isolators required, non essen - tial signals such as clear can be connected to gnd . fault and sdo can be left unconnected , reducing the isolation req uirements to just three signals. see circuit note cn0321 for an example of a built and tested circ uit of a fully isolated, single channel voltage and 4 ma to 20 ma output with hart. i ndustrial hart c apable a nalog o utput a pplication many industrial contr ol applications have requirements for accurately controlled current output signals, and the AD5412 / ad5422 are ideal for such applications. figure 82 shows the AD5412 / ad5422 in a circuit design for a hart - enabled output module, specifically for use in an industrial control application in which both the voltage output and current output are available one at a time on one pin, thus reducing the number of screw connections required. there is no conflict with tying the two output pins together because only the voltage output or the current output can be enabled at any one time . for further information on this circuit, see circuit note cn0278, complete 4 ma to 20 ma hart solution with additional voltage output capability . the design provides for a hart - enabled cur rent output, with the hart capability provided by the ad5700 / ad5700 - 1 hart m odem, the industrys lowest power and smallest footprint hart - compliant ic modem. for additional space - savings, the ad5700 - 1 offers a 0.5% precision internal oscillator. the hart_out signa l from the ad5700 is attenuated and ac - coupled into the rset pin of the AD5412 / ad5422 . because the rset pin is used to couple the hart signal into the AD5412 / ad5422 , e ither the tssop or lfcsp package option can be used for this configuration. it should be noted however, that since the tssop package does not have a cap1 pin, c1 (see figure 82 ) cannot be inserted in this case. while the tssop equivalent circuit (as in figure 82 bu t without c1 in place) still passes the hart communication foundation physical layer specs, the results with c1 in place are superior to those without c1 in place. further information on an alternative configuration, whereby the hart signal is coupled into the cap2 pin can be found in application note an - 1065 . this is based on the ad5410 / ad5 4 20 but can also be applied to the AD5412 / ad5422 . use of either configuration results in the ad5700 hart modem output modulating the 4 ma to 20 ma analog current without affecting the dc level of the current. this circuit adheres to the hart physical layer specifications as defined by the hart communication foundation. the module is powered from a field supply of 10.8 v to 26.4 v. this supplies av dd /avss directly. for transient overvoltage protection, transient voltage suppressors (tvs) are placed on both the i out and field supply con nections. a 24 v tvs is placed on the i out connection, and a 36 v tvs is placed on the field supply input(s). for added protection, clamping diodes are connected from the i out pin to t he av dd and gnd power supply pins. a 10 k current limiting resistor is also placed in series with the positive terminal of the +v sense buffer input. this is to limit the current to an acceptable level during a transient event.
AD5412/ad5422 data sheet rev. i | page 40 of 44 i out latch sclk sdin sdo gnd clear fault refout 0.1f 10f 2.7v to 5.5v dgnd txd rxd rts cd v cc adc_ip ref 1f 10k? 1.2m? 1.2m? 300pf 150k? c3 r set dv cc av dd cap2 cap1 r l 500? agnd 0.1f 10f 150pf v out +v sense ?v sense op1177 10f 0.1f 0.1f 0.1f av ss 10k? r p r p c2 22nf c1 2.2nf d1 d2 d3 d4 av ss digital interface uart interface AD5412/ ad5422 refin 0v to ?26.4v 10.8v to 26.4v av dd hart_out ad5700 4ma to 20ma currentloop 06996-079 figure 82 . AD5412 / ad5422 in hart configuration latch sclk sdin sdo dv cc av ss av dd +v sense ?v sense i out v out +v sense ?v sense i out +v out c comp gnd clear fault refout refin clear select dv cc s elect AD5412/ ad5422 1 24v smaj24ca 4 n f 24v field supply 36v 10f 0.1f 0.1f 10f 0.1f ?15v inverting buck regulator ?15v v dd2 v dd2 gnd 1 gnd 1 v ia v ia nc gnd 1 v ic v id v ib v ib v oa v oa v oc v od v ob v ob gnd 2 v e2 gnd 2 gnd 2 adum1400 10k? field ground adum1200 v dd1 v dd1 microcontroller digital outputs digital inputs 0 . 1f 0 . 1f backplane interface backplane supply smaj36ca 4.7k? 18? 100? + + 06996-068 1 additiona l pins omitted for clarit y . figure 83 . AD5412 / ad5422 in an industrial analog output module application
data sheet AD5412/ad5422 rev. i | page 41 of 44 outline dimensions compliant t o jedec s t andards mo-153-adt 061708- a 24 13 12 1 6.40 bsc 0.15 0.05 0.10 coplanarit y t op view exposed p ad (pins up) bot t om view 4.50 4.40 4.30 7.90 7.80 7.70 1.20 max 1.05 1.00 0.80 0.65 bsc 0.30 0.19 sea ting plane 0.20 0.09 8 0 0.75 0.60 0.45 5.02 5.00 4.95 3.25 3.20 3.15 for proper connection of the exposed pad, refer to the pin configuration and function descriptions section of this data sheet. figure 84 . 24 - lead thin shrink small outline package, exposed pad [tssop_ep] (re - 24) dimensions shown in millimeters 1 40 10 1 1 31 30 21 20 compliant t o jedec s t andards mo-220-vjjd-2 06-01-2012-d 0.50 bsc pin 1 indic a t or 4.50 ref 0.20 min 0.50 0.40 0.30 t o p view 12 max 0.80 max 0.65 ty p se a ting plane coplanarit y 0.08 1.00 0.85 0.80 0.30 0.23 0.18 0.05 max 0.02 nom 0.20 ref 4.25 4.10 sq 3.95 0.60 max 0.60 max pin 1 indic a t or 6.10 6.00 sq 5.90 5.85 5.75 sq 5.65 for proper connection of the exposed pad, refer to the pin configuration and function descriptions section of this data sheet. exposed pad (bottom view) figure 85 . 40 - lead lead frame chip scale package [lfcsp _vq ] 6 mm 6 mm body, very thin quad (cp - 40 - 1 ) dimensions shown in millimeters
AD5412/ad5422 data sheet rev. i | page 42 of 44 ordering guide mode l 1 resolution i out tue v out tue temperature range package description packag e option AD5412arez 12 bits 0.5% fsr max 0.3% fsr max ?40c to +85c 24 lead tssop_ep re -24 AD5412arez - reel7 12 bits 0.5% fsr max 0.3% fsr max ?40c to +85c 24 lead tssop_ep re - 24 AD5412acpz - reel 12 bits 0.5% fsr max 0.3% fsr max ?40c to+85c 40 lead lfcsp _vq cp -40-1 AD5412acpz - reel7 12 bits 0.5% fsr max 0.3% fsr max ?40c to+85c 40 lead lfcsp _vq cp -40-1 ad5422arez 16 bits 0.5% fsr max 0.3% fsr max ?40c to+85c 24 lead tssop_ep re - 24 ad5422arez - reel 16 bits 0.5% fsr max 0.3% fsr max ?40c to+85c 24 lead tssop_ep re -24 ad5422brez 16 bits 0.3% fsr max 0.1% fsr max ?40c to+85c 24 lead tssop_ep re -24 ad5422brez - reel 16 bits 0.3% fsr max 0.1% fsr max ?40c to+85c 24 lead tssop_ep re -24 ad5422acpz - ree l 16 bits 0.5% fsr max 0.3% fsr max ?40c to+8 5c 40 lead lfcsp _vq cp -40-1 ad5422acpz - reel7 16 bits 0.5% fsr max 0.3% fsr max ?40c to+85c 40 lead lfcsp _vq cp -40-1 ad5422bcpz - reel 16 bits 0.3% fsr max 0.1% fsr max ?40c to+85c 40 lead lfcsp _vq cp -40-1 ad5422bcpz - reel7 16 bits 0.3% fsr max 0.1% fs r max ?40c to+85c 40 lead lfcsp _vq cp -40-1 eval - ad5422ebz evaluation board eval - ad5422lfebz evaluation board 1 z = rohs compliant part.
data sheet AD5412/ad5422 rev. i | page 43 of 44 notes
AD5412/ad5422 data sheet rev. i | page 44 of 44 notes ? 2009 C 2013 analog devices, inc. all rights reserved. trademarks and registered tra demarks are the property of their respective owners. d06996 - 0- 10/13(i)


▲Up To Search▲   

 
Price & Availability of AD5412

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X